

# Dual Hot Swap Controllers

- Allows Safe Board Insertion and Removal from a **Live Backplane**
- <sup>n</sup> **Programmable Electronic Circuit Breaker**
- <sup>n</sup> **FAULT Output Indication**
- Programmable Supply Voltage Power-Up Rate
- High Side Drive for External MOSFET Switches
- Controls Supply Voltages from 2.7V to 16.5V
- Undervoltage Lockout

### **APPLICATIONS**

- Hot Board Insertion
- Electronic Circuit Breaker
- Portable Computer Device Bays
- Hot Plug Disk Drive

 $I$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. Hot Swap is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### **FEATURES DESCRIPTION**

The LTC®1647-1/LTC1647-2/LTC1647-3 are dual Hot Swap™ controllers that permit a board to be safely inserted and removed from a live backplane.

Using external N-channel MOSFETs, the board supply voltages can be ramped up at a programmable rate. A high side switch driver controls the MOSFET gates for supply voltages ranging from 2.7V to 16.5V. A programmable electronic circuit breaker protects against overloads and shorts. The ON pins are used to control board power or clear a fault.

The LTC1647-1 is a dual Hot Swap controller with a common  $V_{CC}$  pin, separate ON pins and is available in an SO-8 package. The LTC1647-2 is similar to the LTC1647-1 but combines a fault status flag with automatic retry at the ON pins and is also available in the SO-8 package. The LTC1647-3 has individual  $V_{CC}$  pins, ON pins and FAULT status pins for each channel and is available in a 16-lead narrow SSOP package.

### **TYPICAL APPLICATION**



#### **ON/OFF Sequence**



### **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**

**(Note 1)**



Operating Temperature Range



### **PIN CONFIGURATION**



# **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/





#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

 $t$ emperature range, otherwise specifications are at  $T_A = 25^\circ C_A$ .



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.

**Note 3:** An internal Zener on the GATE pins clamp the charge pump voltage to a typical maximum operating voltage of 28V. External overdrive of the GATE pin beyond the internal Zener voltage may damage the device. The GATE capacitance must be  $<$  0.15 $\mu$ F at maximum V<sub>CC</sub>. If a lower GATE pin clamp voltage is desired, use an external Zener diode.

**Note 4:** The total supply current I<sub>CC</sub> is measured with V<sub>CC1</sub> and V<sub>CC2</sub> connected internally (LTC1647-1, LTC1647-2) or externally (LTC1647-3). **Note 5:** The individual supply current I<sub>CCX</sub> is measured on the LTC1647-3. The lower of the two supplies,  $V_{CG1}$  and  $V_{CC2}$ , will have its channel's current. The higher supply will carry the additional supply current of the charge pump and the bias generator beside its channel's current.

### **PIN TABLES**

#### **LTC1647-1 Pinout**



LTC1647-1 Does Not Have the FAULT Status Feature.

#### **LTC1647-2 Pinout**



The ONX/FAULTX must be connected to a driver via a resistor if the autoretry feature is being used.

#### **LTC1647-3 Pinout**



# **TYPICAL PERFORMANCE CHARACTERISTICS**











## **TYPICAL PERFORMANCE CHARACTERISTICS**











35











#### **GATE Output Source Current vs Temperature**





## **TYPICAL PERFORMANCE CHARACTERISTICS**





# LTC1647-1/ LTC1647-2/LTC1647-3

### **TYPICAL PERFORMANCE CHARACTERISTICS**











**Circuit Breaker Reset Time vs Temperature**





### **PIN FUNCTIONS**

**V<sub>CC1</sub>** (LTC1647-3): Channel 1 Positive Supply Input. The supply range for normal operation is 2.7V to 16.5V. The supply current,  $I_{C<sub>c1</sub>}$ , is typically 1mA. Channel 1's undervoltage lockout (UVLO) circuit disables GATE 1 until the supply voltage at  $V_{CG1}$  is greater than  $V_{LKO}$  (typically 2.45V). GATE 1 is held at ground potential until UVLO deactivates. If ON1 is high and  $V_{C}C1$  is above the UVLO threshold voltage, GATE 1 is pulled high by a 10μA current source. If V<sub>CC1</sub> falls below (V<sub>LKO</sub> – V<sub>LKH</sub>), GATE 1 is pulled immediately to ground. The internal reference and the common charge pump are powered from the higher of the two  $V_{CC}$  inputs,  $V_{CC1}$  or  $V_{CC2}$ .

V<sub>CC2</sub> (LTC1647-3): Channel 2 Positive Supply Input. See  $V<sub>CG1</sub>$  for functional description.

V<sub>CC</sub>: The Common Positive Supply Input for the LTC1647-1 and the LTC1647-2.  $V_{CG1}$  and  $V_{CG2}$  are internally connected together.

**GND:** Chip Ground.

**ON1:** Channel 1 ON Input. The threshold at the ON1 pin is set at 1.29V with 70mV hysteresis. If UVLO and the circuit breaker of channel 1 are inactive, a logic high at ON1 enables the 10μA charge pump current source, pulling the GATE 1 pin above  $V_{CG1}$ . If the ON1 pin is pulled low, the GATE 1 pin is pulled to ground by a 50μA current sink.

ON1 resets channel 1's electronic circuit breaker by pulling ON1 low for greater than one t<sub>RESET</sub> period (50 $\mu$ s). A low-to-high transition at ON1 restarts a normal GATE 1 pull-up sequence.

**ON2:** Channel 2 ON Input. See ON1 for functional description.

**FAULT1:** Channel 1 Open-Drain Fault Status Output. FAULT1 pin pulls low after 0.3µs ( $t_{FAIII}$ ) if the circuit breaker measures greater than 50mV across the sense resistor connected between  $V_{CG1}$  and SENSE 1. If FAULT1 pulls low, GATE 1 also pulls low. FAULT1 remains low until ON1 is pulled low for at least one  $t_{RFSFT}$  period.

**FAULT2:** Channel 2 Open-Drain Fault Status Output. See  $\overline{FAULT}$   $\overline{1}$  for functional description.

**SENSE1:** Channel 1 Circuit Breaker Current Sense Input. Load current is monitored by a sense resistor connected between  $V_{CG1}$  and SENSE 1. The circuit breaker trips if the voltage across the sense resistor exceeds  $50$ mV (V<sub>CB</sub>). To disable the circuit breaker, connect SENSE 1 to  $V_{\text{CC1}}$ . In order to obtain optimum performance, use Kelvin-sense connections between the  $V_{CC}$  and SENSE pins to the current sense resistor.

**SENSE2:** Channel 2 Circuit Breaker Current Sense Input. See SENSE 1 for functional description.

**GATE1:** Channel 1 N-channel MOSFET Gate Drive Output. An internal charge pump guarantees at least 10V of gate drive from a 5V supply. Two Zener clamps are incorporated at the GATE 1 pin; one Zener clamps GATE 1 approximately 15V above  $V_{CC}$  and the second Zener clamps GATE 1 appoximately 28V above GND. The rise time at GATE 1 is set by an external capacitor connected between GATE 1 and GND and an internal 10μA current source provided by the charge pump. The fall time at GATE 1 is set by the 50μA current sink if ON1 is pulled low. If the circuit breaker is tripped or the supply voltage hits the UVLO threshold, a 50mA current sink rapidly pulls GATE 1 low. An external 23V Zener from GATE1 to GND is required for supply voltages ( $V_{\text{CC1}}$ ) greater than 10V.

**GATE2:** Channel 2 N-channel MOSFET Gate Drive Output. See GATE 1 for functional description.

**NC:** No Connection.



### LTC1647-1/ LTC1647-2/LTC1647-3

### **BLOCK DIAGRAMS**

**LTC1647-1**



**LTC1647-2**



**STARTE AREA** 

# **BLOCK DIAGRAMS**

**LTC1647-3**



# **APPLICATIONS INFORMATION**

### **V<sub>CC</sub> Selection Circuit**

The LTC1647-3 features separate supply inputs  $(V_{C<sub>C1</sub>})$ and  $V_{CC2}$ ) for each channel. The reference and charge pump circuit draw supply current from the higher of the two supplies. An internal  $V_{CC}$  selection circuit detects and makes the power connection automatically. This allows a 3V channel to have standard MOSFET gate overdrive when the other channel is 5V. An internal Zener clamps GATE about 15V above  $V_{CC}$ .

If both supplies are connected together (internally for LTC1647-1 and LTC1647-2 or externally for LTC1647-3), the reference and charge pump circuit draw equal current from both pins.

### **Electronic Circuit Breaker**

Each channel of the LTC1647 features an electronic circuit breaker to protect against excessive load current and shortcircuits. Load current is monitored by sense resistor R1 as shown in Figure 1. The circuit breaker threshold,  $V_{CB}$ , is  $50$ mV and it exhibits a response time,  $t_{FAULT}$ , of approximately 300ns. If the voltage between  $V_{\text{CC}}$  and SENSE exceeds  $V_{\text{CB}}$ for more than  $t_{FAIII}$ , the circuit breaker trips and immediately pulls GATE low with a 50mA current sink. The MOSFET turns off and FAULT pulls low. The circuit breaker is cleared by pulling the ON pin low for a period of at least  $t_{\text{RFSFT}}$  (50μs). A timing diagram of these events is shown in Figure 2.

The value of the sense resistor R1 is given by:

 $R1 = V_{CR}/I_{TRIP}(\Omega)$ 





**Figure 1. Supply Control Circuitry**







**Figure 3. Filtering Current Ripple/Glitches**



**Figure 4. Optional Gate Clamp**

where  $V_{CB}$  is the circuit breaker trip voltage (50mV) and  $I_{TRIP}$  is the value of the load current at which the circuit breaker trips. Kelvin-sense layout techniques between the sense resistor and the  $V_{CC}$  and SENSE pins are highly recommended for proper operation.

The circuit breaker trip voltage has a tolerance of 20%; combined with a 5% sense resistor, the total tolerance is 25%. Therefore, calculate R1 based on a trip current  $I_{TRIP}$ of no less than 125% of the maximum operating current. Do not neglect the effect of ripple current, which adds to the maximum DC component of the load current. Ripple current may arise from any of several sources, but the worst offenders are switching supplies.

A switching regulator on the load side will attempt to draw some ripple current from the backplane and this current passes through the sense resistor. Similarly, output ripple from a switching regulator supplying the backplane will flow through the sense resistor and into the load capacitor.

Minimize the effects of ripple current by either filtering the  $V_{\text{OUT}}$  line or adding an RC filter to the SENSE pin. A series inductance of 1µH to 10µH inserted between Q1 and  $C_{LOD}$ is adequate ripple current suppression in most cases. Alternatively, a filter, consisting of R3 and C3 (Figure 3), simply filters the ripple component from the SENSE pin at the expense of response time. The added delay is given by:

 $t_{\text{DELAV}} = -R3 \cdot C3 \cdot \ln[1 - (V_{\text{CR}}/R1 - I_{\text{AV}})/(I_{\text{PK}} - I_{\text{AV}})]$ 

#### **Power MOSFET Selection**

Power MOSFETs are classified into two catagories: standard MOSFETs ( $R_{DS(ON)}$  specified at  $V_{GS}$  = 10V) and logic-level MOSFETs ( $R_{DS(ON)}$  specified at  $V_{GS} = 5V$ ). The absolute maximum rating for  $V_{GS}$  is typically 20V for standard MOSFETs. The maximum rating for logic-level MOSFETs is lower and ranges from 8V to 16V depending on the manufacturer and specific part number. Some logic-level MOSFETs have a 20V maximum  $V_{GS}$  rating. The LTC1647 is primarily targeted for standard MOSFETs; low supply voltage applications should use logic-level MOSFETs. GATE overdrive as a function of  $V_{CC}$  is illustrated in the Typical Performance Curves. If lower GATE overdrive is desired, connect a diode in series with a Zener between GATE and  $V_{CC}$  or between GATE and  $V_{OUT}$  as shown in Figure 4. For



an input supply greater than 10V at  $V_{CC1}$  or  $V_{CC2}$ , a 24V Zener is recommended between the corresponding GATE1 or GATE2 pin and GND as shown in Figures 1 and 4.

The  $R_{DS(ON)}$  of the external pass transistor must be low to make  $V_{DS}$  a small percentage of  $V_{CC}$ . At  $V_{CC}$  = 3.3V,  $V_{DS}$  $+ V_{CB} = 0.1V$  yields 3% error at maximum load current. This restricts the choice of MOSFETs to very low  $R_{DS(ON)}$ . At higher  $V_{CC}$  voltages, the  $R_{DS(ON)}$  requirement can be relaxed. MOSFET package dissipation ( $P_D$  and T<sub>J</sub>) may restrict the value of  $R_{DS(ON)}$ .

### **Power Supply Ramping**

 $V_{\text{OUT}}$  is controlled by placing MOSFET Q1 in the power path (Figure 1). R1 provides load current fault detection and R2 prevents MOSFET high frequency oscillation. By ramping the gate of the pass transistor at a controlled rate (dV/dt =  $10\mu A/C1$ ), the transient surge current  $(I = C_{LOAD}$ •dV/dt = 10µA• $C_{LOAD}/C1$ ) drawn from the main backplane is limited to a safe value when the board is inserted into the connector.

When power is first applied to  $V_{CC}$ , the GATE pin pulls low. A low-to-high transition at the ON pin initiates GATE rampup. The rising dV/dt of GATE is set by 10μA/C1 (Figure 5), where C1 is the total external capacitance between GATE and GND. The ramp-up time for  $V_{OIIT}$  is equal to  $t = (V_{CC}$ •C1)/10μA.

A high-to-low transition at the ON pin initiates a GATE ramp-down at a slope of –50μA/C1. This rate is usually adequate as the supply bypass capacitors take time to discharge through the load.



**Figure 5. Supply Turn-On/Off with ON**

If the ON pin is connected to  $V_{CC}$ , or is pulled high before  $V_{\text{CC}}$  is first applied, GATE is held low until  $V_{\text{CC}}$  rises above the undervoltage lockout threshold,  $V_{LRO}$  (Figure 6). Once the threshold is exceeded, GATE ramps at a controlled rate of 10μA/C1. When the power supply is disconnected, the body diode of Q1 holds  $V_{CC}$  about 700mV below  $V_{OIII}$ . The GATE voltage droops at a rate determined by  $V_{CC}$ . If  $V_{CC}$  drops below  $V_{LKO} - V_{LKH}$ , the LTC1647 enters UVLO and GATE pulls down to GND.







**Figure 7. Autoretry Sequence** 



### **Autoretry**

The LTC1647-2 and LTC1647-3 are designed to allow an automatic reset of the electronic circuit breaker after a fault condition occurs. This is accomplished by pulling the ON/FAULT (LTC1647-2) pin or the ON and FAULT pins tied together (LTC1647-3) high through a resistor, R3, as shown in Figure 7. An autoretry sequence begins if a fault occurs. If the circuit breaker trips, FAULT pulls the ON pin low. After a t<sub>RESET</sub> interval elapses,  $\overline{PAULT}$  resets and R3 pulls the ON pin up. C3 delays GATE turn-on until the voltage at the ON pin exceeds  $V_{IH}$ . The delay time is

$$
t_{DELAY} = -R3 \cdot C3 \cdot \ln[1 - (V_{IH} - V_{OL})/(V_{ON} - V_{OL})]
$$

GATE ramps up at 10µA/C1 until Q1 conducts. If  $V_{OUT}$  is still shorted to GND, the cycle repeats. The ramp interval is about t<sub>RAMP</sub> = V<sub>TH</sub>•C1/10µA where V<sub>TH</sub> is the threshold voltage of the external MOSFET.

### **Hot Circuit Insertion**

When circuit boards are inserted into a live backplane or a device bay, the supply bypass capacitors on the board can draw huge transient currents from the backplane or the device bay power bus as they charge up. The transient currents can damage the connector pins and glitch the system supply, causing other boards in the system to reset or malfunction.

The LTC1647 is designed to turn two positive supplies on and off in a controlled manner, allowing boards to be safely inserted or removed from a live backplane or device bay. The LTC1647 can be located before or after the connector as shown in Figure 8. A staggered PCB connector can sequence pin conections when plugging and unplugging circuit boards. Alternatively, the control signal can be generated by processor control.

### **Ringing**

Good engineering practice calls for bypassing the supply rail of any circuit. Bypass capacitors are often placed at the supply connection of every active device, in addition to one or more large value bulk bypass capacitors per supply rail. If power is connected abruptly, the bypass

capacitors slow the rate of rise of voltage and heavily damp any parasitic resonance of lead or trace inductance working against the supply bypass capacitors.

The opposite is true for LTC1647 Hot Swap circuits on a daughterboard. In most cases, on the powered side of the MOSFET switch ( $V_{CC}$ ) there is no supply bypass capacitor present. An abrupt connection, produced by plugging a board into a backplane connector, results in a fast rising edge applied to the  $V_{CC}$  line of the LTC1647.

No bulk capacitance is present to slow the rate of rise and heavily damp the parasitic resonance. Instead, the fast edge shock excites a resonant circuit formed by a combination of wiring harness, backplane and circuit board parasitic inductances and MOSFET capacitance. In theory, the peak voltage should rise to 2X the input supply, but in practice the peak can reach 2.5X, owing to the effects of voltage dependent MOSFET capacitance.

The absolute maximum  $V_{CC}$  potential for the LTC1647 is 17V; any circuit with an input of more than 6.8V should be scrutinized for ringing. A well-bypassed backplane should not escape suspicion: circuit board trace inductances of as little as 10nH can produce sufficient ringing to overvoltage  $V_{CC}$ .

Check ringing with a fast storage oscilloscope (such as a LECROY 9314AL DSO) by attaching coax or a probe to  $V_{CC}$ and GND, then repeatedly inserting the circuit board into the backplane. Figures 9a and 9b show typical results in a 12V application with different  $V_{CC}$  lead lengths. The peak amplitude reaches 22V, breaking down the ESD protection diode in the process.

There are two methods for eliminating ringing: clipping and snubbing. A transient voltage suppressor is an effective means of limiting peak voltage to a safe level. Figure 10 shows the effect of adding an ON Semiconductor, 1SMA12CAT3, on the waveform of Figure 9.

Figures 11a and 11b show the effects of snubbing with different RC networks. The capacitor value is chosen as 10X to 100X the MOSFET  $C_{\Omega SS}$  under bias and R is selected for best damping—1 $\Omega$  to 50 $\Omega$  depending on the value of parasitic inductance.



### **Supply Glitching**

LTC1647 Hot Swap circuits on the backplane are generally used to provide power-up/down sequence at insertion/ removal as well as overload/short-circuit protection. If a short-circuit occurs at supply ramp-up, the circuit breaker trips. The partially enhanced MOSFET, Q1, is easily disconnected without any supply glitch.

If a dead short occurs after a supply connection is made (Figure 12), the sense resistor R1 and the  $R_{DS(ON)}$  of fully enhanced Q1 provide a low impedance path for nearly unlimited current flow. The LTC1647 discharges the GATE pin in a few microseconds, but during this discharge time current on the order of 150 amperes flows from the  $V_{\text{CC}}$ power supply. This current spike glitches the power supply, causing  $V_{CC}$  to dip (Figure 12a and 12b).

On recovery from overload, some supplies may overshoot. Other devices attached to this supply may reset or malfunction and the overshoot may also damage some components. An inductor (1μH to 10μH) in series with Q1's source limits the short-circuit di/dt, thereby limiting the peak current and the supply glitch (Figure 12a and 12b). Additional power supply bypass capacitance also reduces the magnitude of the  $V_{CC}$  glitch.

### **V<sub>ID</sub> Power Controller**

The two Hot Swap channels of the LTC1647 are ideally suited for  $V_{ID}$  power control in portable computers. Figure 13 shows an application using the LTC1647-2 on the system side of the device bay interface (1394 PHY and/or USB). The controller detects the presence of a peripheral in each device bay and controls the LTC1647-2. The timing waveform illustrates the following sequence of events: t1, rising out of undervoltage lockout with GATE 1 ramping up; t2, load current fault at R1; t3, circuit breaker resets with R5/C3 delay; t4/t5, controller gates off/on device supply with RC delay; t6, device enters undervoltage lockout.

If C6 is not connected in Figure 13, FAULT2 and ON2 will have similar waveforms. t7 initiates an ON sequence; t8, a load fault is detected at R7 with FAULT2 pulling low. If the controller wants to stretch the interval between retries, it can pull ON2 low at t9 (  $t9 - t8 < 0.4 \cdot t_{BFSET}$ ). At t10/t11, the controller initiates a new power-up/down sequence.





8a. HOT SWAP CONTROLLER ON MOTHERBOARD



**Figure 8. Staggered Pins Connection**





**Figure 9. Ring Experiment**









**11a. V<sub>CC</sub> Waveform Damped by a Snubber (15Ω, 6.8nF) 11b. V<sub>CC</sub> Waveform Damped by a Snubber (10Ω, 0.1μF)** 













**12a. V<sub>CC</sub> Short-Circuit Supply Current Glitch without Any Limiting <b>12b. V<sub>CC</sub>** Supply Glitch with 2μH Series Inductor







Figure 13. V<sub>ID</sub> Power Controller with Fault Status and Retry Sequence



### **PACKAGE DESCRIPTION**



**GN Package 16-Lead Plastic SSOP (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1641)

**S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1610)



3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)

SO8 0303



### **REVISION HISTORY**





### **TYPICAL APPLICATION**

### **Hot Swapping Two Supplies**

Two separate supplies can be independently controlled by using the LTC1647-3. In some applications, sequencing between the two power supplies is a requirement. For example, it may be necessary to ramp-up one supply first before allowing the second supply to power-up, as well as requiring that this same supply ramp-down last on power-down. Figure 14's circuit illustrates how to program the delays between the two pass transistors using the

ON1 and ON2 pins (time events t1 to t4). t5 and t7 show both channels being switched on simultaneously where sequencing is not crucial.

Some applications require that both channels be gated off if a fault occurs in one channel. This is accomplished in Figure 14 by using a crisscross FAULT-to-SENSE arrangement of R3/R4 and R7/R8. t6 and t9 illustrate the circuit's operation.



**Figure 14. Hot Swapping Two Supplies**

### **RELATED PARTS**





### **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.](https://www.mouser.com/analog-devices):

 [LTC1647-3CGN#TRPBF](https://www.mouser.com/access/?pn=LTC1647-3CGN#TRPBF) [LTC1647-2CS8#PBF](https://www.mouser.com/access/?pn=LTC1647-2CS8#PBF) [LTC1647-1IS8#TRPBF](https://www.mouser.com/access/?pn=LTC1647-1IS8#TRPBF) [LTC1647-2IS8#PBF](https://www.mouser.com/access/?pn=LTC1647-2IS8#PBF) [LTC1647-3IGN#PBF](https://www.mouser.com/access/?pn=LTC1647-3IGN#PBF) [LTC1647-3IGN#TRPBF](https://www.mouser.com/access/?pn=LTC1647-3IGN#TRPBF) [LTC1647-2CS8#TRPBF](https://www.mouser.com/access/?pn=LTC1647-2CS8#TRPBF) [LTC1647-1CS8#TRPBF](https://www.mouser.com/access/?pn=LTC1647-1CS8#TRPBF) [LTC1647-1CS8#PBF](https://www.mouser.com/access/?pn=LTC1647-1CS8#PBF) [LTC1647-](https://www.mouser.com/access/?pn=LTC1647-2IS8#TRPBF) [2IS8#TRPBF](https://www.mouser.com/access/?pn=LTC1647-2IS8#TRPBF) [LTC1647-1IS8#PBF](https://www.mouser.com/access/?pn=LTC1647-1IS8#PBF) [LTC1647-3CGN#PBF](https://www.mouser.com/access/?pn=LTC1647-3CGN#PBF)