



High Efficiency, 15A Synchronous Step Up Regulator with Accurate Output Current Limit

### **General Description**

SY7215A develops a high efficiency synchronous Boost regulator with programmable output current limit. The IC adopts adaptive constant OFF time and current mode control. The integrated low  $R_{DS(ON)}$  switches minimize the conduction loss.

SY7215A features cycle by cycle peak current limit, output short circuit protection and true shutdown. The IC also provides enable control and power good indicator for system sequence control. Low output voltage ripple and small external inductor and capacitor size are achieved with programmable pseudo-constant frequency.

### **Ordering Information**



| Ordering Number | Package type | Note |  |
|-----------------|--------------|------|--|
| SY7215ARDC      | QFN4×4-18    | •    |  |
|                 |              |      |  |

#### Features

- Input Range: 3-16V
- Programmable Pseudo-constant Frequency
- Low R<sub>DS(ON)</sub> Internal Switch Main FET: 9mΩ Rectified FET: 12mΩ Disconnection FET: 12mΩ
- True Shutdown Function
- Programmable Output Current Limit
- Internal Soft-start Limits the Inrush Current
- Input Voltage UVLO
- Over Temperature Protection
- Over Voltage Protection
- Output Short Circuit Protection
- Minimum ON Time: 100ns typical
- Minimum OFF Time: 120ns typical
- RoHS Compliant and Halogen Free
- Compact Package:QFN4×4-18

### **Applications**

- Power BankHigh Power AP
- High Power AP

# **Typical Applications**



Efficiency vs. Output Current



Figure1. Schematic Diagram

Figure 2. Efficiency vs. Output Current



## **Pinout (top view)**



Top mark: **BET**xyz (Device code: BET, x=year code, y=week code, z= lot number code)

| Pin Name | QFN4x4-18 | Pin Description                                                                                                                                                        |  |  |
|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SVIN     | 13        | IC power supply input pin. Decouple this pin to SGND pin with 1µF ceramic cap.                                                                                         |  |  |
| SGND     | 14        | Signal ground pin.                                                                                                                                                     |  |  |
| PGND     | 3,4,5     | Power ground pin.                                                                                                                                                      |  |  |
| LX       | 6,7       | Inductor node. Connect an inductor from power input to LX pin.                                                                                                         |  |  |
| FB       | 18        | Feedback pin. Connected to the center of resistor voltage divider to program the output voltage: $V_{OUT} = 1V \times (R1/R2+1)$                                       |  |  |
| EN       | 11        | Enable control. Pull high to turn on the IC. Do not leave it floating.                                                                                                 |  |  |
| ILIM     | 15        | Output current limit program pin. Connect a resistor $R_{LIM}$ from this pin to SGND to program output current limitation threshold. $ILIM(A)=15(V)/RLIM(k\Omega)$     |  |  |
| OUT      | 1,9       | Roost converter output pin.                                                                                                                                            |  |  |
| BD       | 2,8       | Connected to the Drain of internal Disconnect FET. Bypass at least 4.7µF ceramic cap to PGND.                                                                          |  |  |
| BS       | 10        | Boot-strap pin. Supply rectified FET's gate driver. Decouple this pin to LX with $0.1\mu$ F ceramic cap.                                                               |  |  |
| FS       | 16        | Switching frequency setting pin. Connect a resistor from this pin to ground to program the switching frequency. $F_{SW}(kHz)=1.4 \times 10^6/R_{FS}(\Omega)^{0.645}$ . |  |  |
| PG 🖉     | 12        | Power good indicator. Open drain output, pull low when the output < 90% of regulation voltage, high impendence otherwise.                                              |  |  |
| COMP     | 17        | Loop compensation pin. Connect a RC network across this pin and ground to stabilize the control loop.                                                                  |  |  |



SY7215A

## **Block Diagram**



### Absolute Maximum Ratings (Note 1)

| SVIN, LX, EN, ILIM, OUT, BD, BS, FS, PG, COMP        | 0.3V to 18V   |
|------------------------------------------------------|---------------|
| FB                                                   |               |
| BS-LX                                                | 4V            |
| BS-LX<br>Power Dissipation, PD @ TA = 25°C QFN4×4-18 | 3.4W          |
| Package Thermal Resistance (Note 2)                  |               |
| θ JA                                                 |               |
| θ JC -                                               | 3.2°C/W       |
| Junction Temperature Range                           | 40°C to 125°C |
| Lead Temperature (Soldering, 10 sec.)                |               |
| Storage Temperature Range                            | 65°C to 150°C |
|                                                      |               |

# **Recommended Operating Conditions** (Note 3)

| SVIN                       | 3V to 16V     |
|----------------------------|---------------|
| Junction Temperature Range | 40°C to 125°C |
| Ambient Temperature Range  | -40°C to 85°C |



### **Electrical Characteristics**

 $(V_{IN} = 5V, V_{OUT} = 12V, I_{OUT} = 100 \text{mA}, T_A = 25^{\circ}\text{C}$  unless otherwise specified)

| Parameter                  | Symbol                | Test Conditions        | Min           | Тур                       | Max   | Unit |
|----------------------------|-----------------------|------------------------|---------------|---------------------------|-------|------|
| Input Voltage Range        | V <sub>IN</sub>       |                        | 3             |                           | 16    | V    |
| Output Voltage Range       | V <sub>OUT</sub>      |                        | $V_{IN}$ ×1.1 |                           | 16    | V    |
| Output OVP Threshold       | V <sub>FB_OVP</sub>   | V <sub>FB</sub> Rising | 110%          | 115%                      | 120%  | VREF |
| Quiescent Current          | I <sub>Q</sub>        | V <sub>OUT</sub> =13V  |               |                           | 230   | ×μA  |
| Shutdown Current           | I <sub>SHDN</sub>     | EN=0                   |               |                           | 5 /   | μA   |
| FB Leakage Current         | I <sub>FB</sub>       |                        | -50           |                           | 50    | nA   |
| Main N-FET RON             | R <sub>DS(ON)_M</sub> |                        |               | 9                         |       | mΩ   |
| Rectified N-FET RON        | R <sub>DS(ON)_R</sub> |                        |               | 12                        | 2     | mΩ   |
| Disconnect N-FET RON       | R <sub>DS(ON)_D</sub> |                        |               | 12                        | >     | mΩ   |
| Main N-FET Current Limit   | I <sub>LIM,PEAK</sub> |                        | 15            |                           | 20    | Α    |
| Switching Frequency        | F <sub>SW</sub>       | $R_{FS}=390k\Omega$    |               | 345                       |       | kHz  |
| Switching Frequency        |                       |                        | 250           | A                         | 1000  | kHz  |
| Programmable Range         |                       |                        | C             | $\mathbf{o}^{\mathbf{v}}$ |       |      |
| Feedback Reference Voltage | V <sub>REF</sub>      |                        | 0.985         | 1                         | 1.015 | V    |
| IN UVLO Rising Threshold   | V <sub>IN,UVLO</sub>  |                        |               | ·                         | 2.85  | V    |
| UVLO Hysteresis            | V <sub>HYS,UVLO</sub> |                        |               | 0.2                       |       | V    |
| EN Rising Threshold        | VENH                  |                        | 1.5           |                           |       | V    |
| EN Falling Threshold       | VENL                  |                        |               |                           | 0.4   | V    |
| Output Current Limit       | I <sub>LIM</sub>      | $R_{LIM}=15k\Omega$    |               | 1                         |       | A    |
| Output Current Limit       | T                     | V <sub>OUT</sub> <=5V  | 1             |                           | 5     | Α    |
| Programmable Range         | I <sub>LIM,OUT</sub>  | V <sub>OUT</sub> >5V   | 1             |                           | 4     | Α    |
| Minimum ON Time            | t <sub>ON,MIN</sub>   |                        |               | 100                       |       | ns   |
| Minimum OFF Time           | t <sub>OFF,MIN</sub>  |                        |               | 120                       |       | ns   |
| Error Amplifier Trans-     | a                     |                        |               | 100                       |       | μS   |
| conductance                | g <sub>m</sub>        |                        |               |                           |       | μο   |
| Current Sense Gain         | R <sub>i</sub>        |                        |               | 75                        |       | mΩ   |
| Thermal Shutdown           | T <sub>SD</sub>       |                        |               | 150                       |       | °C   |
| Temperature                | I SD                  | × .                    |               | 150                       |       | C    |
| Thermal Shutdown           | T <sub>HYS</sub>      |                        |               | 20                        |       | °C   |
| Hysteresis                 | THYS                  |                        |               | 20                        |       | C    |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a two-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.



## **Typical Performance Characteristics**





# SY7215A





# SY7215A





# Operation

SY7215A develops a high efficiency synchronous Boost regulator with programmable output current limit. The device adopts adaptive constant off time and current mode control. The integrated low  $R_{DS(ON)}$ switches minimize the conduction loss.

SY7215A features cycle by cycle peak current limit, output short circuit protection and true shutdown. The device also provides enable control and power good indicator for system sequence control. Low output voltage ripple and small external inductor and capacitor size are achieved with programmable pseudo-constant frequency.

### **Applications Information**

Because of the high integration in SY7215A, the application circuit based on this regulator IC is rather simple. Only the input capacitor  $C_{IN}$ , the output capacitor  $C_{OUT}$ , the output current limit resistor  $R_{LIM}$ , the switching frequency program resistor  $R_{FS}$ , the inductor L and the feedback resistors ( $R_1$  and  $R_2$ ) need to be selected for the targeted applications.

#### Feedback Resistor Divider R1 and R2

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light load, it is desirable to choose large resistance value for both  $R_1$  and  $R_2$ . A value between 10k and 1M is recommended for both resistors. If  $R_1$ =200k is chosen, then  $R_2$  can be calculated to be:



**Input Capacitor CIN** 

The ripple current through input capacitor is calculated as:

 $I_{\text{CIN\_RMS}} = \frac{V_{\text{IN}} \times (V_{\text{OUT}} - V_{\text{IN}})}{2\sqrt{3} \times L \times F_{\text{SW}} \times V_{\text{OUT}}} (A)$ 

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the VIN and PGND pins. Care should be taken to minimize the loop area formed by C<sub>IN</sub>, VIN

and PGND pins. In this case, a  $10 \mu F$  low ESR ceramic capacitor is recommended.

The SVIN capacitor must be close to the SVIN and SGND pins to minimize the potential noise problem. Care should be taken to minimize the loop area formed by  $C_{IN1}$ , SVIN and SGND pins. In this case, a  $2\mu$ F low ESR ceramic is recommended.

#### Boost Output Capacitor CBD and Disconnection FET Output Capacitor COUT

The boost output capacitor  $C_{BD}$  and disconnection FET output capacitor  $C_{OUT}$  are selected to handle the output ripple noise requirement. Both steady state ripple and transient requirements must be taken into account when selecting these capacitors. For the best performance, a X5R or better grade ceramic capacitor with 25V rating and larger than 22µF capacitance is recommended.

#### Boost Inductor

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum average input current. The inductance is calculated as:

$$L = \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^2 \frac{(V_{\text{OUT}} - V_{\text{IN}})}{F_{\text{SW}} \times I_{\text{OUT}\_MAX} \times 40\%} (H)$$

Where  $F_{SW}$  is the switching frequency and  $I_{OUT\_MAX}$  is the maximum load current.

SY7215A is less sensitive to the ripple current variations. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of an inductor must be selected to guarantee an adequate margin to the peak inductor current under full load condition.

$$I_{\text{SAT, MIN}} > \left(\frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times I_{\text{OUT, MAX}} + \frac{V_{\text{IN}}(V_{\text{OUT}} - V_{\text{IN}})}{2 \times F_{\text{SW}} \times L \times V_{\text{OUT}}}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<10m $\Omega$  to achieve a good overall efficiency.

AN\_SY7215A Rev. 0.9E Silergy Corp. Confidential- Prepared for Customer Use Only 8 © 2019 Silergy Corp. All Rights Reserved.



#### Switch Frequency

The switching frequency of SY7215A in CCM can be programmed by adjusting external resistor R<sub>FS</sub> connected to FS pin:  $F_{SW}(kHz) = 1.4 \times 10^6 / R_{FS}(\Omega)^{0.645}$ .

Under light load condition, SY7215A linearly folds back the frequency, thus minimize the output ripple.



#### **Enable Operation**

Pulling the EN pin low (<0.4V) will shut down the IC. During shut-down mode, driving the EN pin high (>1.5V) will turn on the IC again.

#### **Power Good Indication**

PG is an open-drain output pin. This pin will pull to ground if output voltage is lower than 90% of regulation voltage. Otherwise this pin will go to a high impedance state.

#### External Bootstrap Cap

This capacitor provides the gate driver voltage for internal rectifier. A 100nF low ESR ceramic capacitor connected between BS pin and LX pin is recommended.



There are two feedback loops inside the regulator. When the voltage on ILIM pin meets 1V threshold, the current feedback loop will take over and regulate the output DC current to the target value.

 $I_{LIM}(A)=15(V)/R_{LIM}(k\Omega).$ 



#### **Loop Compensation**

The SY7215A incorporates constant off time current mode control scheme. The current mode control scheme has two feedback loops. The inner loop, current loop, does not require any external compensation component. The outer loop, voltage loop, is compensated with external components.

In most applications, a Type 2 or Type 2a compensation network shown below can be used to stabilize the voltage loop. The Type 2 is the most widely used and works fine for power stages lagging down to -90° and where the boost brought by the output capacitor ESR must be canceled. Type 2a is used where the output capacitor ESR effect can be neglected.



Follow the steps below to calculate the value of external components for voltage loop compensation.

1. Select the crossover frequency fc of the closed loop. It is recommend that the crossover frequency is



chosen to be the minimum value of 1/5 of right half plane zero ( $f_{RHPZ}$ ) and 1/10 of switching frequency for the tradeoff of stability and transient response of the system. The system has faster response at higher crossover frequency.

$$f_{\text{RHPZ}} = \frac{(1 - D_{\text{MAX}})^2 \times V_{\text{OUT}}}{2\pi \times L \times I_{\text{OUT}}}$$

2. Select a Rz value of the R-C series combination connected to the COMP pin.

$$R_{z} = \frac{V_{OUT}}{g_{m} \times G_{fc} \times V_{REF}}$$

Where  $g_m$  is the error amplifier trans-conductance, which is typically 100uS;  $G_{fc}$  is gain of the power stage at crossover frequency.

$$G_{fc} = \frac{(1 - D_{MAX})}{2\pi \times fc \times C_{OUT} \times R_{i}}$$

Where  $R_i$  is the current sense gain, which is typically  $75m\Omega$ .

3. Select a Cz value of the R-C series combination connected to the COMP pin. The compensation zero decides phase margin at the crossover frequency. Place a compensation zero at or before the dominant pole of  $R_L$  and  $C_O$ .  $R_L$  is the load resistance, which equals to  $V_{OUT}/I_{OUT}$ .

 $\mathbf{C}_{Z} {=} \frac{\mathbf{V}_{\text{OUT}} {\times} \mathbf{C}_{\text{OUT}}}{\mathbf{I}_{\text{OUT}} {\times} \mathbf{R}_{Z}}$ 

4. A high frequency pole is recommended to attenuate the high frequency noise. Place this pole to cancel the ESR zero of  $C_{OUT}$ 

$$C_{\rm P} = \frac{R_{\rm ESR} \times C_{\rm O}}{R_{\rm Z}}$$

#### Layout Design

The layout design of SY7215A is highly simplified. To achieve a higher efficiency and better noise immunity, following components should be placed close to the IC:  $C_{IN}$ ,  $C_{BD}$ ,  $C_{OUT}$ , L,  $R_1$  and  $R_2$ .

- It is desirable to maximize the PCB copper area connecting to PGND pin to achieve a better thermal performance and noise immunity. If the board space allowed, a designated ground plane layer is highly recommended.
- C<sub>IN</sub> must be close to SVIN and SGND pins. The loop area formed by C<sub>BD</sub>, LX and PGND pins must be minimized.
- The PCB copper area associated with LX pin must be minimized to improve the noise immunity.

4) The components R<sub>1</sub> and R<sub>2</sub>, and the trace connecting to the FB pin must NOT be adjacent to the LX node on the PCB layout to minimize the noise coupling to FB pin.

5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the SVIN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down  $1M\Omega$  resistor across the EN and SGND pins to prevent the noise from falsely turning on the regulator at shutdown mode.









### QFN4×4-18 Package Outline & PCB layout design





Notes: All dimension in millimeter and exclude mold flash & metal burr



### **Taping & Reel Specification**

1. Taping orientation

QFN4×4





#### IMPORTANT NOTICE

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the fikelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. Terms and conditions of commercial sale. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2019 Silergy Corp.

All Rights Reserved.